# Overview: Computer Architecture

- motivation
- approach
- Instruction Set Architecture
- RISC and CISC
- MIPS architecture and instructions
  - 18 lectures, 8 tutorials
  - homepage: https://www.doc.ic.ac.uk/~wl/teachlocal/arch2

# Why study architecture? The Good..

- understand:
  - how computers work; bridge hardware/software gap
  - choices and constraints for computer engineers/architects
  - how to manage complexity of architecture description/design
- undergoing rapid development
  - applications: internet, medical imaging, cloud computing
  - technology: build your own reconfigurable processor customisable parallelism: trading speed, power, accuracy...
  - technology: non-graphics programs on graphics processor
- it has impact on almost all aspects of computing and engineering, on both theory and practice
- example: accelerator architectures for data centre and IoT

new super-computer!

#### Accelerate clouds: Microsoft + Amazon



www.top500.org/news/microsoft-goes-all-in-for-fpgas-to-build-out-cloud-based-ai/

#### Microsoft Goes All in for FPGAs to Build Out Al Cloud

Michael Feldman | September 27, 2016 08:42 CEST

the opening keynote at the Ignite Conference

#### Software giant bets the (server) farm on reconfigurable computing

Microsoft has revealed that Altera FPGAs have been installed across every Azure cloud server, creating what the company is calling "the world's first Al supercomputer." The deployment spans 15 countries and represents an aggregation announcement was made by Microsoft CEO \$

Amazon EC2 F1 Instances

Run Custom FPGAs in the AWS Cloud

Amazon EC2 F1 is a compute instance with field programmable gate arrays (FPGAs) that you can program to create custom hardware accelerations for your application.



aws.amazon.com/ec2/instance-types/f1/

# Internet of things



## ...the Bad and the Ugly



...and this is not the worst!

#### Hints for success

- come to lectures
- come to tutorials and ask questions
- read notes and course textbook
- attempt unassessed coursework <u>without</u> reading the solutions
- discuss regularly with a friend
- explain ideas to non-specialists
- do industrial placement
- do a research project

### Summer research opportunities

#### • ideal for:

- gaining experience and a taste of leading-edge research:
   what university teachers do when we are not teaching
- preparing final-year project or industrial placement:
   helped student win Best UK computing project!

#### my projects

- may involve high-tech firms: e.g. Altera, Maxeler
- flexible start/end dates, around 10-12 weeks
- UROP bursary available, overseas students OK
- see www.doc.ic.ac.uk/~wl/summer.html
- other lecturers also have projects

# Accelerating Sequential Monte Carlo Method for Real-time Air Traffic Management

summer project students

Thomas C.P. Chau<sup>1</sup>, James Targett<sup>1</sup>, Marlon Wijeyasinghe<sup>2</sup>, Wayne Luk<sup>1</sup>, Peter Y.K. Cheung<sup>2</sup>, Benjamin Cope<sup>3</sup>, Alison Eele<sup>4</sup>, Jan Maciejowski<sup>4</sup>

<sup>1</sup>Department of Computing, <sup>2</sup>Department of Electrical and Electronic Engineering

Imperial College London, United Kingdom

<sup>3</sup> Altera Europe Limited, United Kingdom

<sup>4</sup>Department of Engineering, University of Cambridge, United Kingdom email: {c.chau10, james.targett10, marlon.wijeyasinghe09, w.luk, p.cheung}@imperial.ac.uk, bcope@altera.com, {aje46, jmm1}@cam.ac.uk

#### ABSTRACT

This paper presents how field-programmable gate arrays (FP-GAs) are used to accelerate the Sequential Monte Carlo method for air traffic management. A novel data structure is introduced for a particle stream that enables efficient evaluation of constraints and weights. A parallel implementation for this streaming data structure is designed, and an analytical model is provided for estimating the performance and resource usage of our implementation. We compare our design to implementations on CPU and GPU. We show 9.3 times speed up and 89 times improvement in energy efficiency over a Intel X5650 CPU with 12 threads and demonstrate 1.3 times speed up and 13.5 times improvement in energy efficiency over an NVIDIA Tesla C2070 GPU with 448 cores. We also estimate the performance of FPGA in future scenario and show that FPGA is able to control 15 times and 2.8 times more aircraft than CPU and GPU in real-time respectively.

of safe separation between aircraft [2]. Nowadays the pro cess is largely performed by humans but attempts are be ing made to automate this process [3]. The current ATM system is near the upper limit of traffic it can safely ac commodate [4]. The level of anticipated growth in avia tion travel is predicted to double in the next 20 years [5,6] SMC has been studied extensively in controlling air traf fic [2, 7]. In [2], SMC is applied on scenarios with multiple aircraft flying under the effects of wind and additional un certainty. It is observed that the time required to solve such problems is currently prohibitive, not to mention meeting future requirements [2]. Various attempts have been made to simultaneously process SMC using multi-threaded CPU or GPU, in applications such as object tracking [8], signa processing [9] and robot localisation [10]. However, due to complicated iterative nature of ATM, research in accelerat ing SMC for ATM through parallelisation is limited. The sequential implementation of ATM does not have sufficien speed for real-time practice [2].

#### **Real-time deep learning: robots + satellites**









#### **Approach**

• learn *Computer Organisation and Design* based on Patterson & Hennessy (3rd, 4th or 5th edition)

must get; sharing OK

Morgan Kaufmann 2005, 2009, 2014

- 3rd Ed: chapters 2 to 7, appendices B, C + other material
- 4th Ed: chapters 1 to 5, appendices C, D + other material
- 5th Ed: chapters 1 to 5, appendices B, D + other material
- compare different architectures e.g. MIPS and 68000

Tanenbaum: Structured Computer Organization
H & P: Computer Architecture: A Quantitative Approach

hardware emphasis

## What is computer architecture?

- architecture
  - = instruction set architecture (ISA)
    +
    machine organisation
- ISA examples: P4, ARM, MIPS, SPARC, PowerPC
- instruction set: how abstract? how complex? support for general / special-purpose computing? Compatibility?
- how to choose implementation for a given instruction set?

# ISA: between application software and hardware



key: coordination between levels of abstraction

#### Design approaches

- Complex Instruction Set Computers, CISC
  - dense code, simple compiler
  - powerful instruction set, variable format
- Reduced Instruction Set Computers, RISC
  - simple instructions, fixed format, optimising compiler
  - speed, low development cost, adapt to new technology
- ISA level diagram for these?

#### **Instructions: Overview**

(3rd Ed: p.48-105, 4th Ed: p.76-139, 5th Ed: p.62-120)

- instruction = opcode what it does + operand register / memory / data
- MIPS instructions: 3 main types: R, I, J
- design principles for RISCs good performance + easy to implement
- use MIPS processor to illustrate ideas in the course

## Where are MIPS processors?





Motorola Set-Top Box DCT6200





Sofaware Security Appliance Safe@Office 400W





Pioneer DVD Recorder







#### **MIPS** architecture

- representative of modern RISC architectures
- 32 registers \$0..\$31 32 bits each
- \$0 wired to 0, the others general-purpose
- register-register or load-store architecture
  - most instructions involves registers only: fast add \$1, \$2, \$3 # reg1 = reg2 + reg3
  - special memory access instructions: possibly multicycle lw \$8, Astart(\$19) # reg8 = M[Astart + reg19]
- goal: minimise memory access; why?

# MIPS instructions: R-type

- 3 types: R-type (register)
   I-type (immediate)
   J-type (jump)
   fixed size: 32 bits
- R-type: arithmetic, comparison, logical, ...

• MIPS format: usually destination comes first

## MIPS instructions: I-type

- immediate (I-type): memory access conditional branches arithmetic involving constants
- memory access:

• arithmetic:

addi \$1, \$2, 100 # reg1 = reg2 + 100

# MIPS instructions: J-type

• jump (J-type): unconditional jump to instruction in memory

```
      j 1236
      # jump to instruction at address 1236

      6 bits
      26 bits

      2
      1236

      opcode
      memory[0],[4], ... [4,294,967,292]

      byte wide
```

- jal: jump and link # save address of next instruction # in register before jumping
- "jump" instructions can be I-type or R-type

```
I-type: bne $19,$20,Label # if reg19 \neq reg20 goto Label R-type: jr $ra # jump to address in register ra
```

#### Example

```
• if (i = j) f = g+h; else f = g-h;

• allocate reg16 = f reg17 = g reg18 = h reg19 = i reg20 = j

• bne $19, $20, Else # if i \neq j goto Else add $16, $17, $18 # f = g+h (if i = j) # goto Exit Else: sub $16, $17, $18 # f = g-h (if i \neq j) Exit:
```

while-loop: similar

#### Remarks

- only 2 conditional branches, bne and beq
- need slt (set on less than)

```
slt $1, $16, $17 # if reg16 < reg17 then reg1 = 1 else reg1 = 0
```

• implement branch to L on reg16 < reg17 as

```
slt $1, $16, $17 \# \dots \text{ if reg } 1 \neq 0 \text{ then goto } L bne $1, $0, L \# \text{ (reg } 0 \text{ always } 0)
```

• load constant hex 000A000B to register 5, use load upper/lower immediate (lui/lli)

```
lui $5, 10 \# reg5 = 000A0000 addi $5, $5, 11 \# reg5 = reg5 + 000B
```